2 in Member Portal loin Membership RISC-V Exchange V Technical V News & Events ∨ Community CV32E40P OpenHW Group GitHub RV32 1.11 RV32IM[F]C Ibex (formerly **IowRISC** GitHub RV32 1.11 RV32I[M]C/RV32E[M]C Zero-riscy) CVA6 OpenHW Group GitHub RV32,RV64 1.11 RV[32/64]GC MIT CSAIL CSG Website, GitHub Riscy RV32,RV64 **Processors RiscyOO** MIT CSAIL CSG GitHub RV64 1.10 RV64IMAFD Lizard Cornell CSL BRG GitHub RV64 RV64IM 1.10 Minerva LambdaConcept GitHub RV32 RV32I OPenV/mriscv **OnChipUIS** RV32 GitHub RV32I(?) VexRiscv **SpinalHDL** GitHub RV32 RV32I[M][C] RV32 1.9.1 Roa Logic Roa Logic GitHub 2.1 RV12 SCR1 GitHub RV32 1.10 Syntacore 2.2, RV32I/E[MC] SCR3 Syntacore Website RV32,RV64 1.10 RV[32/64]IMC[A], 2.2, milticore RV[32/64]IMCF[DA], SCR4 Syntacore Website RV32,RV64 1.10 2.2, milticore SCR5 Syntacore Website RV32,RV64 1.10 RV[32/64]IMC[FDA], 2.2, milticore SCR7 Website RV64 1.10 RV64GC, 2.2, milticore Syntacore

y in D 3 Z

Member Portal Join



Community ~

Membership < RISC-V Exchange < Technical < News & Events </p>

| ReonV     | Lucas Castro                   | GitHub    | RV32 |      |                                      |
|-----------|--------------------------------|-----------|------|------|--------------------------------------|
| PicoRV32  | Clifford Wolf                  | GitHub    | RV32 |      | RV32I/E[MC]                          |
| MR1       | Tom Verbeure                   | GitHub    | RV32 |      | RV32I                                |
| SERV      | Olof Kindgren                  | GitHub    | RV32 |      | RV32I                                |
| SweRV EH1 | Western Digital<br>Corporation | GitHub    | RV32 | 1.11 | 2.1, RV32IMC                         |
| SweRV EL2 | Western Digital<br>Corporation | GitHub    | RV32 | 1.11 | 2.1, RV32IMC                         |
| SweRV EH2 | Western Digital<br>Corporation | GitHub    | RV32 | 1.11 | 2.1, RV32IMAC                        |
| biRISC-V  | UltraEmbedded                  | GitHub    | RV32 | 1.11 | RV32I[M]                             |
| Reve-R    | Gavin Stark                    | GitHub    | RV32 | 1.10 | RV32IMAC                             |
| Bk3       | Codasip                        | Website   | RV32 | 1.10 | RV32EMC /<br>RV32IM[F]C              |
| Bk5       | Codasip                        | Website   | RV32 | 1.10 | RV32IM[F]C /<br>RV64IM[F]C           |
| Bk7       | Codasip                        | Website   | RV64 | 1.10 | RV64IMA[F][D][C]                     |
| DarkRISCV | Darklife                       | GitHub    | RV32 |      | most of RV32I                        |
| RPU       | Domipheus<br>Labs              | GitHub    | RV32 |      | RV32I                                |
| RV01      | Stefano Tonello                | OpenCores | RV32 | 1.7  | 2.1, RV32IM                          |
| N22       | Andes                          | Website   | RV32 | 1.11 | RV32IMAC/EMAC +<br>Andes V5/V5e ext. |
| N25F      | Andes                          | Website   | RV32 | 1.11 | RV32GC + Andes V5 ext.               |

y in D % 🗷

Member Portal Join



| Q            |                                                                |         |      |      | Andes V5 ext.                                                                                                          |
|--------------|----------------------------------------------------------------|---------|------|------|------------------------------------------------------------------------------------------------------------------------|
| A25MP        | Andes                                                          | Website | RV32 | 1.11 | RV32GCP + SV32 +<br>Andes V5 ext. + Multi-<br>core                                                                     |
| NX25F        | Andes                                                          | Website | RV64 | 1.11 | RV64GC + Andes V5 ext.                                                                                                 |
| AX25         | Andes                                                          | Website | RV64 | 1.11 | RV64GCP + SV39/48 +<br>Andes V5 ext.                                                                                   |
| AX25MP       | Andes                                                          | Website | RV64 | 1.11 | RV64GCP + SV39/48 +<br>Andes V5 ext. + Multi-<br>core                                                                  |
| Instant SoC  | FPGA Cores                                                     | Website | RV32 |      | RV32IM                                                                                                                 |
| Taiga        | Reconfigurable<br>Computing Lab,<br>Simon Fraser<br>University | GitLab  | RV32 |      | RV32IMA                                                                                                                |
| Maestro      | João<br>Chrisóstomo                                            | GitHub  | RV32 |      | RV32I                                                                                                                  |
| XuanTie C910 | T-Head (Alibaba<br>group)                                      | Website | RV64 | 1.10 | RV64GCV + SV39 + ISA<br>Extension + Memory<br>model Extension +<br>multi-core & multi-<br>cluster(16 cores<br>maximum) |
| XuanTie E902 | T-Head (Alibaba<br>group)                                      | Website | RV32 | 1.10 | RV32EMC/IMC/EC                                                                                                         |
| BM-310       | CloudBEAR                                                      | Website | RV32 | 1.10 | RV32IMC                                                                                                                |

in 3  $\bigcirc$ Member Portal Join Membership V RISC-V Exchange V Technical V News & Events V Community ~ BI-671 CloudBEAR Website 1.10 RV64GC + multi-core RV64 risclite Website, Git Hub 1.10 **SSRV** RV32 RV32IMC Blue Liang GitHub RV32 2.1, RV32I Tinyriscv RSD rsd-devel GitHub RV32 RV32IM Pluto **PQShield** Website 1.11 RV32 RV32I[M][C] / RV32E[M][C] + Crypto **Functions** E2 SiFive Website RV32 1.11 RV32I(E)MAFC 2.2 S2 SiFive Website RV64 1.11 RV64GC 2.2 E3 SiFive Website RV32 1.11 RV32I(E)MAFDC 2.2 S5 SiFive Website RV64 1.11 RV64GC 2.2 Website U5 SiFive RV64 1.11 RV64GC 2.2 E7 SiFive Website RV32 1.11 RV32I(E)MAFDC 2.2 **S7** SiFive Website RV64 1.11 RV64GC 2.2

Rafael Calcada

**Digital Systems** 

Lab at Sapienza

University of

Rome

GitHub

GitHub

in 3 Member Portal loin Membership > RISC-V Exchange V Technical V News & Events V Community ~ N100 Nuclei Website RV32 1.11 RV32EC N200 Nuclei Website RV32 1.11 RV32IC(E)(M)(A)N300 Nuclei Website RV32 1.11 RV32IMAC(F)(D)(P)RV32 N600 Nuclei Website 1.11 RV32IMAC(F)(D)(P)NX600 Nuclei Website RV32 1.11 RV64IMAC(F)(D)(P)UX600 Nuclei Website RV64 1.11 RV64IMAC(F)(D)(P) +MMU-SV39 WH32 **UC Techip** Website RV32 1.10 RV32GCX WARP-V Steve Hoover, GitHub RV32 RV32I[M][F] Redwood EDA RV32 NEORV32 Stephan Nolting GitHub 1.12-2.2, RV32[I/E][M][C] draft

1.11

1.11

RV32IZicsr

Kless-Vect

RV32[I/E][M][A] +

RV32

RV32

Steel

Klessydra-T13



International, and the RISC-V logos are trademarks of RISC-V International. For trademark usage guidelines, please see our Brand Guidelines and Privacy Policy